## MC3303, MC3403 QUADRUPLE LOW-POWER OPERATIONAL AMPLIFIERS

SLOS101C - FEBRUARY 1979 - REVISED FEBRUARY 2002

- Wide Range of Supply Voltages, Single Supply . . . 3 V to 36 V or Dual Supplies
- Class AB Output Stage
- True Differential Input Stage
- Low Input Bias Current
- Internal Frequency Compensation
- Short-Circuit Protection
- Designed to Be Interchangeable With Motorola MC3303, MC3403

MC3303 . . . D, N, OR PW PACKAGE MC3403 . . . D, DB, N, NS, OR PW PACKAGE (TOP VIEW)



#### description

The MC3303 and the MC3403 are quadruple operational amplifiers similar in performance to the  $\mu$ A741, but with several distinct advantages. They are designed to operate from a single supply over a range of voltages from 3 V to 36 V. Operation from split supplies also is possible, provided the difference between the two supplies is 3 V to 36 V. The common-mode input range includes the negative supply. Output range is from the negative supply to  $V_{CC} = 1.5$  V. Quiescent supply currents are less than one-half those of the  $\mu$ A741.

The MC3303 is characterized for operation from –40°C to 85°C, and the MC3403 is characterized for operation from 0°C to 70°C.

#### **AVAILABLE OPTIONS**

|               |                                |                                     | PACKAGE                                 |                       |                                                 |  |  |  |  |  |  |
|---------------|--------------------------------|-------------------------------------|-----------------------------------------|-----------------------|-------------------------------------------------|--|--|--|--|--|--|
| TA            | V <sub>IO</sub> MAX<br>AT 25°C | PLASTIC<br>SMALL OUTLINE<br>(D, NS) | PLASTIC SHRINK<br>SMALL OUTLINE<br>(DB) | PLASTIC<br>DIP<br>(N) | PLASTIC<br>THIN SHRINK<br>SMALL OUTLINE<br>(PW) |  |  |  |  |  |  |
| 0°C to 70°C   | 10 mV                          | MC3403D<br>MC3403NS                 | MC3403DB                                | MC3403N               | MC3403PW                                        |  |  |  |  |  |  |
| -40°C to 85°C | 8 mV                           | MC3303D                             | _                                       | MC3303N               | MC3303PW                                        |  |  |  |  |  |  |

The D package is available taped and reeled. Add R suffix to the device type (e.g., MC3403DR). The DB, NS, and PW packages are only available taped and reeled.

#### logic diagram (each amplifier)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### schematic (each amplifier)



Component values shown are nominal.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage (see Note 1): V <sub>CC+</sub>                     |                  |                |
|-------------------------------------------------------------------|------------------|----------------|
| V <sub>CC</sub>                                                   |                  | –18 V          |
| Supply voltage, V <sub>CC+</sub> with respect to V <sub>CC-</sub> |                  | 36 V           |
| Differential input voltage (see Note 2)                           |                  | ±36 V          |
| Input voltage (see Notes 1 and 3)                                 |                  | ±18 V          |
| Package thermal impedance, θ <sub>JA</sub> (see Note 4):          | : D package      | 86°C/W         |
|                                                                   | DB package       | 96°C/W         |
|                                                                   | N package        | 80°C/W         |
|                                                                   | NS package       | 76°C/W         |
|                                                                   | PW package       | 113°C/W        |
| Lead temperature 1,6 mm (1/16 inch) from case                     | e for 10 seconds | 260°C          |
| Storage temperature range, T <sub>stq</sub>                       |                  | −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. These voltage values are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>
  - 2. Differential voltages are at IN+ with respect to IN-.
  - 3. Neither input must ever be more positive than  $V_{CC+}$  or more negative than  $V_{CC-}$ .
  - 4. The package thermal impedance is calculated in accordance with JESD 51-7.



SLOS101C - FEBRUARY 1979 - REVISED FEBRUARY 2002

#### recommended operating conditions

|     |                                |        | MIN  | MAX | UNIT |
|-----|--------------------------------|--------|------|-----|------|
| Vcc | Supply voltage                 |        | 5    | 30  | V    |
|     | Dual aupply voltage            |        | 2.5  | 15  | V    |
|     | Dual-supply voltage            | VCC-   | -2.5 | -15 | V    |
| т.  | Operating free-air temperature | MC3303 | -40  | 85  | °C   |
| TA  | Operating nee-all temperature  | MC3403 | 0    | 70  |      |

## electrical characteristics at specified free-air temperature, $V_{CC+}$ = 14 V, $V_{CC-}$ = 0 V for MC3303, $V_{CC\pm}$ = $\pm 15$ V for MC3403 (unless otherwise noted)

|                   | DADAMETED                                                        |                                                                                        | +          |                            | MC3303                       |      |                            | MC3403                       |      |        |
|-------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------|----------------------------|------------------------------|------|----------------------------|------------------------------|------|--------|
|                   | PARAMETER                                                        | TEST CONDITION                                                                         | NS1        | MIN                        | TYP                          | MAX  | MIN                        | TYP                          | MAX  | UNIT   |
| V. 0              | Input offset voltage                                             | See Note 5                                                                             | 25°C       |                            | 2                            | 8    |                            | 2                            | 10   | mV     |
| VIO               | input onset voltage                                              | See Note 3                                                                             | Full range |                            |                              | 10   |                            |                              | 12   | IIIV   |
| $\alpha_{V_{IO}}$ | Temperature coefficient of input offset voltage                  | See Note 5                                                                             | Full range |                            | 10                           |      |                            | 10                           |      | μV/°C  |
| li o              | Input offset current                                             | See Note 5                                                                             | 25°C       |                            | 30                           | 75   |                            | 30                           | 50   | nA     |
| liO               | input onset current                                              | See Note 3                                                                             | Full range |                            |                              | 250  |                            |                              | 200  | ПА     |
| $\alpha_{I_{IO}}$ | Temperature coefficient of input offset current                  | See Note 5                                                                             | Full range |                            | 50                           |      |                            | 50                           |      | pA/C   |
| 1                 | Input bigg ourrent                                               | Coo Noto F                                                                             | 25°C       |                            | -0.2                         | -0.5 |                            | -0.2                         | -0.5 | _      |
| IB                | Input bias current                                               | See Note 5                                                                             | Full range |                            |                              | -1   |                            |                              | -0.8 | μΑ     |
| VICR              | Common-mode input voltage range‡                                 |                                                                                        | 25°C       | V <sub>CC</sub> -<br>to 12 | V <sub>CC</sub> -<br>to 12.5 |      | V <sub>CC</sub> -<br>to 13 | V <sub>CC</sub> -<br>to 13.5 |      | V      |
|                   |                                                                  | $R_L = 10 \text{ k}\Omega$                                                             | 25°C       | 12                         | 12.5                         |      | ±12                        | ±13.5                        |      |        |
| Vом               | Peak output voltage swing                                        | $R_L = 2 k\Omega$                                                                      | 25°C       | 10                         | 12                           |      | ±10                        | ±13                          |      | V      |
|                   | Voltage Swing                                                    | $R_L = 2 k\Omega$                                                                      | Full range | 10                         |                              |      | ±10                        |                              |      |        |
| Λ. σ              | Large-signal differential                                        | $V_O = \pm 10 \text{ V}, R_L = 2 \text{ k}\Omega$                                      | 25°C       | 20                         | 200                          |      | 20                         | 200                          |      | V/mV   |
| AVD               | voltage amplification                                            | V() = ±10 V, K[ = 2 K22                                                                | Full range | 15                         |                              |      | 15                         |                              |      | V/IIIV |
| ВОМ               | Maximum-output-swing bandwidth                                   | $V_{OPP} = 20 \text{ V, } A_{VD} = 1,$<br>THD $\leq$ 5%, R <sub>L</sub> = 2 k $\Omega$ | 25°C       |                            | 9                            |      |                            | 9                            |      | kHz    |
| B <sub>1</sub>    | Unity-gain bandwidth                                             | $V_O = 50$ mV, $R_L = 10$ k $\Omega$                                                   | 25°C       |                            | 1                            |      |                            | 1                            |      | MHz    |
| φm                | Phase margin                                                     | $C_L = 200 \text{ pF}, R_L = 2 \text{ k}\Omega$                                        | 25°C       |                            | 60°                          |      |                            | 60°                          |      |        |
| rį                | Input resistance                                                 | f = 20 Hz                                                                              | 25°C       | 0.3                        | 1                            |      | 0.3                        | 1                            |      | MΩ     |
| r <sub>O</sub>    | Output resistance                                                | f = 20 Hz                                                                              | 25°C       |                            | 75                           |      |                            | 75                           |      | Ω      |
| CMRR              | Common-mode rejection ratio                                      | V <sub>IC</sub> = V <sub>ICR</sub> min                                                 | 25°C       | 70                         | 90                           |      | 70                         | 90                           |      | dB     |
| ksvs              | Supply voltage sensitivity (ΔV <sub>IO</sub> /ΔV <sub>CC</sub> ) | $V_{CC\pm} = \pm 2.5 \text{ to } \pm 15 \text{ V}$                                     | 25°C       |                            | 30                           | 150  |                            | 30                           | 150  | μV/V   |
| los               | Short-circuit output current§                                    |                                                                                        | 25°C       | ±10                        | ±30                          | ±45  | ±10                        | ±30                          | ±45  | mA     |
| Icc               | Total supply current                                             | No load, See Note 5                                                                    | 25°C       |                            | 2.8                          | 7    |                            | 2.8                          | 7    | mA     |

<sup>†</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage unless otherwise specified. Full range for T<sub>A</sub> is -40°C to 85°C for MC3303, and 0°C to 70°C for MC3403.

NOTE 5:  $V_{IO}$ ,  $I_{IO}$ ,  $I_{IB}$ , and  $I_{CC}$  are defined at  $V_{O}$  = 0 for MC3403 and  $V_{O}$  = 7 V for MC3303.



 $<sup>^{\</sup>ddagger}$  The V<sub>ICR</sub> limits are linked directly, volt-for-volt, to supply voltage; the positive limit is 2 V less than V<sub>CC+</sub>.

<sup>§</sup> Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded.

SLOS101C - FEBRUARY 1979 - REVISED FEBRUARY 2002

### electrical characteristics, $V_{CC+}$ = 5 V, $V_{CC-}$ = 0 V, $T_A$ = 25°C (unless otherwise noted)

|                 | PARAMETER                                                     | TEST CONDITIONS <sup>†</sup>                                     | ľ                         | /IC3303 |      | N                         | /IC3403 |      | LINUT |
|-----------------|---------------------------------------------------------------|------------------------------------------------------------------|---------------------------|---------|------|---------------------------|---------|------|-------|
|                 | PARAMETER                                                     | TEST CONDITIONS                                                  | MIN                       | TYP     | MAX  | MIN                       | TYP     | MAX  | UNIT  |
| VIO             | Input offset voltage                                          | V <sub>O</sub> = 2.5 V                                           |                           |         | 10   |                           | 2       | 10   | mV    |
| IIO             | Input offset current                                          | V <sub>O</sub> = 2.5 V                                           |                           |         | 75   |                           | 30      | 50   | nA    |
| I <sub>IB</sub> | Input bias current                                            | V <sub>O</sub> = 2.5 V                                           |                           |         | -0.5 |                           | -0.2    | -0.5 | μΑ    |
|                 |                                                               | $R_L = 10 \text{ k}\Omega$                                       | 3.3                       | 3.5     |      | 3.3                       | 3.5     |      |       |
| VOM             | Peak output voltage swing‡                                    | $R_L$ = 10 kΩ,<br>$V_{CC+}$ = 5 V to 30 V                        | V <sub>CC+</sub><br>- 1.7 |         |      | V <sub>CC+</sub><br>- 1.7 |         |      | V     |
| A <sub>VD</sub> | Large-signal differential voltage amplification               | $V_O = 1.7 \text{ V to } 3.3 \text{ V}, R_L = 2 \text{ k}\Omega$ | 20                        | 200     |      | 20                        | 200     |      | V/mV  |
| kSVS            | Supply-voltage sensitivity $(\Delta V_{IO}/\Delta V_{CC\pm})$ | $V_{CC\pm} = \pm 2.5 \text{ V to } \pm 15 \text{ V}$             |                           |         | 150  |                           |         | 150  | μV/V  |
| Icc             | Supply current                                                | V <sub>O</sub> = 2.5 V, No load                                  |                           | 2.5     | 7    |                           | 2.5     | 7    | mA    |
| VO1/VO2         | Crosstalk attenuation                                         | f = 1 kHz to 20 kHz                                              |                           | 120     |      |                           | 120     |      | dB    |

<sup>†</sup> All characteristics are measured under open-loop conditions with zero common-mode input voltage unless otherwise specified.

## operating characteristics, $V_{CC+}$ = 14 V, $V_{CC-}$ = $\,$ 0 V for MC3303, $V_{CC\pm}$ = $\pm 15$ V for MC3403, $T_A$ = 25°C, $A_{VD}$ = 1 (unless otherwise noted)

|                | PARAMETER               | TEST CONDITIONS               |                          |                              |              |      |      |  |  |
|----------------|-------------------------|-------------------------------|--------------------------|------------------------------|--------------|------|------|--|--|
| SR             | Slew rate at unity gain | $V_{I} = \pm 10 \text{ V},$   | $C_L = 100 pF$ ,         | $R_L = 2 k\Omega$ ,          | See Figure 1 | 0.6  | V/μs |  |  |
| t <sub>r</sub> | Rise time               | $\Delta V_O = 50 \text{ mV},$ | $C_L = 100 pF$ ,         | $R_L = 10 \text{ k}\Omega$ , | See Figure 1 | 0.35 | μs   |  |  |
| t <sub>f</sub> | Fall time               | $\Delta V_O = 50 \text{ mV},$ | $C_L = 100 pF$ ,         | $R_L = 10 \text{ k}\Omega$ , | See Figure 1 | 0.35 | μs   |  |  |
|                | Overshoot factor        | $\Delta V_O = 50 \text{ mV},$ | C <sub>L</sub> = 100 pF, | $R_L = 10 \text{ k}\Omega$ , | See Figure 1 | 20   | %    |  |  |
|                | Crossover distortion    | $V_{I(PP)} = 30 \text{ mV},$  | V <sub>OPP</sub> = 2 V,  | f = 10 kHz                   |              | 1    | %    |  |  |

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Unity-Gain Amplifier

<sup>‡</sup>Output will swing essentially to ground.

#### TYPICAL CHARACTERISTICS<sup>†</sup>

## MAXIMUM PEAK-TO-PEAK OUTPUT VOLTAGE VS SUPPLY VOLTAGE



#### **MAXIMUM PEAK-TO-PEAK OUTPUT VOLTAGE**





### VOLTAGE-FOLLOWER



Figure 5

<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.



#### TYPICAL CHARACTERISTICS<sup>†</sup>





<sup>&</sup>lt;sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.



www.ti.com 2-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
| •                     | (1)        | (2)           |                 |                       | (0)  | (4)                           | (5)                        |              | (0)          |
| MC3303D               | Obsolete   | Production    | SOIC (D)   14   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | MC3303       |
| MC3303DR              | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MC3303       |
| MC3303N               | Active     | Production    | PDIP (N)   14   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | MC3303N      |
| MC3303PW              | Obsolete   | Production    | TSSOP (PW)   14 | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | M3303        |
| MC3303PWR             | Active     | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | M3303        |
| MC3403D               | Obsolete   | Production    | SOIC (D)   14   | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | MC3403       |
| MC3403DR              | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAU               | Level-1-260C-UNLIM         | 0 to 70      | MC3403       |
| MC3403N               | Active     | Production    | PDIP (N)   14   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | MC3403N      |
| MC3403NSR             | Active     | Production    | SOP (NS)   14   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | MC3403       |
| MC3403PWR             | Obsolete   | Production    | TSSOP (PW)   14 | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | M3403        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



#### **PACKAGE OPTION ADDENDUM**

www.ti.com 2-May-2025

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 26-Apr-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MC3303DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| MC3303PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MC3303PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MC3403DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| MC3403DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| MC3403NSR | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com 26-Apr-2025



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| MC3303DR  | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| MC3303PWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| MC3303PWR | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| MC3403DR  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| MC3403DR  | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 25.0        |
| MC3403NSR | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

#### **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Apr-2025

#### **TUBE**



\*All dimensions are nominal

| Device  | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------|--------------|--------------|------|-----|--------|--------|--------|--------|
| MC3303N | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| MC3303N | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| MC3403N | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| MC3403N | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

#### NS (R-PDSO-G\*\*)

### 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated