# MILITARY 16K x 8 CMOS EPROM FOR MAINTENANCE PURPOSES ONLY! NOT TO BE USED FOR NEW DESIGNS. SEE WS57C128FB FOR NEW DESIGNS! #### KEY FEATURES - Fast Access Time - -- 90 ns Over Full Mil Temp Range - Low Power Consumption - DESC SMD No. 5962-87661 - EPI Processing - Latch-Up Immunity Up to 200 mA - Standard EPROM Pinout - Military Operating Range #### GENERAL DESCRIPTION The WS27C128F is an extremely High Performance 128K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which enables it to operate at high speeds and very low power over the full military temperature operating range. The WS27C128F was specifically designed to replace standard EPROMs in military environments. No hardware or software changes are required to replace standard military 27128 EPROMs with the WSI WS27C128F. The WS27C128F is configured in the standard EPROM pinout which provides an easy upgrade path for the WS27C64F. ## **MODE SELECTION** | PINS | CE | ŌĒ | V <sub>PP</sub> | v <sub>cc</sub> | OUTPUTS | |--------------------|-----------------|-----------------|-----------------|-----------------|------------------| | Read | V <sub>IL</sub> | VIL | V <sub>CC</sub> | V <sub>CC</sub> | D <sub>OUT</sub> | | Output<br>Disable | × | V <sub>IH</sub> | v <sub>cc</sub> | v <sub>cc</sub> | High Z | | Standby | V <sub>IH</sub> | Х | v <sub>cc</sub> | V <sub>CC</sub> | High Z | | Program | $V_{IL}$ | VIH | V <sub>PP</sub> | V <sub>CC</sub> | D <sub>IN</sub> | | Program<br>Verify | х | V <sub>IL</sub> | V <sub>PP</sub> | v <sub>cc</sub> | D <sub>OUT</sub> | | Program<br>Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>PP</sub> | V <sub>CC</sub> | High Z | | Signature* | V <sub>IL</sub> | V <sub>IL</sub> | v <sub>cc</sub> | V <sub>cc</sub> | Encoded<br>Data | # PIN CONFIGURATION ## PRODUCT SELECTION GUIDE | PARAMETER | WS27C128F-90 | |---------------------------|--------------| | Address Access Time (Max) | 90 ns | | Chip Select Time (Max) | 90 ns | | Output Enable Time (Max) | 30 ns | $<sup>{\</sup>bf X}$ can be either ${\bf V}_{IL}$ or ${\bf V}_{IH}.$ <sup>\*</sup>For Signature, $A_9 = 12V$ , $A_0$ is toggled, and all other addresses are at TTL low. $A_0 = V_{|I|} = MFGR 23H$ , $A_0 = V_{|I|} = DEVICE$ A8H. ## ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | 65° to + 150°C | |----------------------------------------|----------------| | Voltage on any Pin with | | | Respect to Ground | 0.6V to +7V | | V <sub>PP</sub> with Respect to Ground | 0.6V to + 13V | | ESD Protection | >2000\ | #### \*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### **OPERATING RANGE** | RANGE | TEMPERATURE | ν <sub>cc</sub> | |----------|-----------------|-----------------| | Military | -55°C to +125°C | +5V ± 10% | ## **DC READ CHARACTERISTICS** Over Operating Range with $V_{PP} = V_{CC}$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | MAX | UNITS | |------------------|----------------------------------------|---------------------------------|----------------------|-----------------------|-------| | V <sub>IL</sub> | Input Low Voltage | (Note 4) | -0.1 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | (Note 4) | 2.0 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 4 mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1 mA | 2.4 | | V | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | (Note 1) | | 200 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | (Note 2) | | 10 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current (CMOS) | (Notes 1 and 3) | | 25 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current (TTL) | (Notes 2 and 3) | | 35 | mA | | I <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | V <sub>CC</sub> -0.4 | V <sub>cc</sub> | V | | lu | Input Leakage Current | V <sub>IN</sub> = 5.5V or Gnd | -10 | 10 | μА | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5 V or Gnd | -10 | 10 | μА | **NOTES:** 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V. - 2. TTL inputs: $V_{IL} \le 0.8V$ , $V_{IH} \ge 2.0V$ . - 3. Add 3 mA/MHz for A.C. power component - These are absolute voltages with respect to device ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. # **AC READ CHARACTERISTICS** Over Operating Range with $V_{PP} = V_{CC}$ | SYMBOL | PARAMETER WS27C128F-90 | | 128F-90 | UNITS | | |------------------|--------------------------------|-----|---------|-------|--| | | | MIN | MAX | | | | t <sub>ACC</sub> | Address to Output Delay | | 90 | | | | t <sub>CE</sub> | CE to Output Delay | | 90 | 1 | | | toE | OE to Output Delay | | 30 | ns | | | t <sub>DF</sub> | Output Disable to Output Float | | 30 | 1 | | | t <sub>OH</sub> | Address to Output Hold | 0 | | | | NOTE: 5. Single shot programming algorithms should use one 10 ms PGM pulse per word. #### AC READ TIMING DIAGRAM # CAPACITANCE(6) T<sub>A</sub> = 25 °C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(7)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0 V | 18 | 25 | pF | NOTES: 6. This parameter is only sampled and is not 100% tested. 7. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. ## TEST LOAD (High Impedance Test Systems) #### A.C. TESTING INPUT/OUTPUT WAVEFORM NOTE: 7. Provide adequate decoupling capacitance as close as possible to this device to achieve the published A.C. and D.C. parameters. A 0.1 microfarad capacitor in parallel with a 0.01 microfarad capacitor connected between V<sub>CC</sub> and ground is recommended. Inadequate decoupling may result in access time degradation or other transient performance failures. ## PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C. $V_{CC}$ = 5.6V $\pm$ 0.25V, $V_{PP}$ = 13.5 $\pm$ 0.5V) | SYMBOLS | PARAMETER | MIN | MAX | UNIT | |-----------------|---------------------------------------------------------------------------------------------------|-----|------|------| | lu | Input Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | -10 | 10 | μΑ | | Ірр | $V_{PP}$ Supply Current During<br>Programming Pulse ( $\overline{CE} = \overline{PGM} = V_{IL}$ ) | | 30 | mA | | I <sub>cc</sub> | V <sub>CC</sub> Supply Current | | 50 | mA | | V <sub>OL</sub> | Output Low Voltage During Verify (I <sub>OL</sub> = 4 mA) | | 0.45 | V | | Vон | Output High Voltage During Verify $(I_{OH} = -1mA)$ | 2.4 | | V | NOTES: 9. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. - 10. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa - 11. During power up the PGM pin must b∈ brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. ## **AC CHARACTERISTICS** ( $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 5.6V \pm 0.25V$ , $V_{PP} = 13.5 \pm 0.5V$ ) | SYMBOLS | PARAMETER | MIN | TYP | MAX | UNITS | |------------------|------------------------------------|-----|-----|-----|-------| | t <sub>AS</sub> | Address Setup Time | 2 | | | μS | | t <sub>CES</sub> | Chip Enable Setup Time | 2 | | _ | μS | | t <sub>OES</sub> | Output Enable Setup Time | 2 | | | μs | | t <sub>os</sub> | Data Setup Time | 2 | | | μS | | t <sub>AH</sub> | Address Hold Time | 0 | | | μs | | t <sub>OH</sub> | Data Hold Time | 2 | | | μs | | t <sub>DF</sub> | Chip Disable to Output Float Delay | 0 | | 130 | ns | | t <sub>OE</sub> | Data Valid From Output Enable | | | 130 | ns | | t <sub>VS</sub> | V <sub>PP</sub> Setup Time | 2 | | - | μS | | t <sub>PW</sub> | PGM Pulse Width | 1 | 5 | | ms | #### PROGRAMMING WAVEFORM # 5 ## **ORDERING INFORMATION** | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |------------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS27C128F-90DM | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | Standard | | WS27C128F-90DMB* | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | NOTE: The actual part marking will not include the initials "WS." ## PROGRAMMING/ALGORITHMS/ERASURE/PROGRAMMERS REFER TO PAGE 6-1 The WS27C128F is programmed using Algorithm A shown on page 6-3. FOR MAINTENANCE PURPOSES ONLY! NOT TO BE USED FOR NEW DESIGNS. SEE WS57C128FB FOR NEW DESIGNS! <sup>\*</sup>SMD product. See page 5-2 for DESC SMD number.