# NMC87C257 262,144-Bit (32K x 8) CMOS EPROM with On-Chip Address Latches ### **General Description** The NMC87C257 is a CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements. The NMC87C257 has latched addresses for direct interfacing with address/data multiplexed microprocessors and microcontrollers. The A0-A7 pins can be tied to the respective O0-O7 pins and then bused to the microprocessor or microcontroller directly. No latch device is needed for interfacing. The part is designed to operate with a single $\pm 5\text{V}$ power supply with $\pm 10\%$ tolerance. The part is packaged in a 28-pin dual-in-line package with a quartz window or PLCC. The quartz window allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure. The PLCC is not erasable. This EPROM is fabricated with National's proprietary CMOS double-poly silicon gate technology. ### **Features** - Address latches for direct interfacing with address/data multiplexed microprocessors - Low CMOS power consumption: - Active power: 110 mW max - Standby power: 0.55 mW max - Pin compatible with standard 256K EPROM - Fast and reliable programming - TTL, CMOS compatible inputs/outputs - TRI-STATE® output - Manufacturer's identification code for automatic programming control use NMC27C256B PGM Algorithm - High current CMOS level output drivers ## **Block Diagram** TL/D/11012-1 ## **Connection Diagram** Note: Socket compatible 27C256 EPROM pin configuration is shown in the block adjacent to the NMC87C257 pins. Pin Names | Symbol | Description | |-----------------|----------------------| | A0-A14 | Addresses | | CE | Chip Enable | | ŌĒ | Output Enable | | O0-O7 | Outputs | | PGM | Program | | ALE | Address Latch Enable | | V <sub>PP</sub> | Programming Supply | | Vcc | Power Supply | | GND | Ground | | NC | No Connection | Commercial Temperature Range (0°C to +70°C) V<sub>CC</sub> = 5V $\pm$ 10% | 100 01 10 | | | | | | | |---------------------------|---------------------|--|--|--|--|--| | Parameter/Order<br>Number | Access<br>Time (ns) | | | | | | | NMC87C257Q150, V150 | 150 | | | | | | | NMC87C257Q200, V200 | 200 | | | | | | #### Extended Temperature Range ( $-40^{\circ}$ C to $+85^{\circ}$ C) $V_{CC} = 5V \pm 10\%$ | Parameter/Order<br>Number | Access<br>Time (ns) | |---------------------------|---------------------| | NMC87C257QE150 | 150 | | NMC87C257QE200 | 200 | **PLCC Pin Configuration** ### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required. please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Temperature under Bias -65°C to +150°C Storage Temperature V<sub>CC</sub> Supply Voltages -65°C to +150°C with Respect to Ground +7.0V to -0.6V All Input Voltages except A9 with Respect to Ground (Note 2) +6.5V to -0.6V All Output Voltages with Respect to Ground (Note 2) Vcc + 1.0V to GND -0.6V V<sub>PP</sub> Supply Voltage and A9 with Respect to Ground +14.0V to -0.6V Power Dissipation 1.0W Lead Temperature (Soldering, 10 Seconds) 300°C ESD Rating (Mil Spec 883C, Method 3015.2) 1700V ## Operating Conditions (Note 3) V<sub>CC</sub> Power Supply 5V ± 10% Temperature Range Commercial Extended 0°C to +70°C -40°C to +85°C ### READ OPERATION ## **DC Electrical Characteristics** | Symbol | Parameter | | Conditions | Min | Тур | Max | Units | |------------------------------|-------------------------------------------------|-----------|------------------------------------------------------------------------------|-----------------------|------|---------------------|-------| | I <sub>LI</sub> | Input Load Current | | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 0.01 | 1.0 | μА | | ILO | Output Leakage Current | | $V_{OUT} = V_{CC}$ or GND, $\overline{CE} = V_{IH}$ | | 0.01 | 1.0 | μА | | I <sub>CC1</sub><br>(Note 4) | V <sub>CC</sub> Current (Active)<br>TTL Inputs | | ALE = $V_{IH}$ , f = 5 MHz<br>All Inputs = $V_{IH}$ or $V_{IL}$ , I/O = 0 mA | | 15 | 30 | mA | | I <sub>CC2</sub><br>(Note 4) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs | | ALE = $V_{CC}$ , f = 5 MHz<br>All Inputs = $V_{CC}$ or GND, I/O = 0 mA | | 10 | 20 | mA | | I <sub>CCSB1</sub> | V <sub>CC</sub> Current (Standby) | Switching | CE = V <sub>IH</sub> , ALE = V <sub>IH</sub> | | 10 | 12 | mA | | | TTL Inputs | Stable | $\overline{CE} = V_{IH}$ , ALE = $V_{IL}$ | | 0.3 | 1 | mA | | I <sub>CCSB2</sub> | V <sub>CC</sub> Current (Standby) | Switching | $\overline{CE} = V_{CC}$ , ALE = $V_{CC}$ | | 8 | 10 | mA | | | CMOS Inputs | Stable | $\overline{CE} = V_{CC}$ , ALE = GND | | 0.5 | 100 | μΑ | | Ірр | V <sub>PP</sub> Load Current | | $V_{PP} = V_{CC}$ | | | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | | -0.2 | | 0.8 | ٧ | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL1</sub> | Output Low Voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.40 | | | V <sub>OH1</sub> | Output High Voltage | | I <sub>OH</sub> = -2.5 mA | 3.5 | _ | | V | | V <sub>OL2</sub> | Output Low Voltage | | I <sub>OL</sub> = 10 μA | | | 0.1 | V | | V <sub>OH2</sub> | Output High Voltage | | l <sub>OH</sub> = -10 μA | V <sub>CC</sub> - 0.1 | | | v | Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: Inputs and outputs can undershoot to -2.0V for 20 ns Max. Note 3: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. Note 4: Vpp may be connected to V<sub>CC</sub> except during programming. # **AC Electrical Characteristics** | Symbol | Parameter | Conditions | 150 | | 200 | | Units | |-----------------------------|----------------------------------------------------------------------|----------------------|-----|-----|-----|-----|-------| | | | | Min | Max | Min | Max | | | t <sub>ACC</sub> | Address Access Time | CE = OE = VIL | | 150 | | 200 | ns | | t <sub>CE</sub> | Chip Enable Access Time | OE = V <sub>IL</sub> | | 150 | | 200 | ns | | t <sub>LL</sub> | Chip Deselect Width | | 30 | | 50 | | ns | | t <sub>AL</sub> | Address to ALE Latch Set-Up | | 5 | | 15 | | ns | | t <sub>LA</sub> | Address Hold from ALE Latch | | 20 | | 30 | | ns | | t <sub>OE</sub> | Output Enable to Output Valid | CE = V <sub>IL</sub> | | 50 | | 75 | ns | | t <sub>LOE</sub> | ALE to Output Enable | | 20 | | 30 | | ns | | t <sub>CF</sub><br>(Note 1) | Chip Disable to Output in High Z | ŌE = V <sub>IL</sub> | 0 | 50 | 0 | 55 | ns | | t <sub>DF</sub><br>(Note 1) | Output Disable to<br>Output in High Z | CE = V <sub>IL</sub> | 0 | 50 | 0 | 55 | ns | | <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, whichever<br>occurred first | | 0 | | 0 | | ns | Note 1: This parameter is only sampled and is not 100% tested. ## Capacitance T<sub>A</sub> = +25°C, f = 1 MHz (Note 1) | Symbol | Parameter | Conditions | Тур | Max | Units | |------------------|--------------------|-----------------------|-----|-----|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 6 | 12 | рF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 9 | 12 | pF | ### **AC Test Conditions** **Output Load** 1 TTL Gate and $C_1 = 100 \text{ pF (Note 7)}$ Timing Measurement Reference Level Inputs Outputs 0.8V and 2V 0.8V and 2V Input Rise and Fall Times Input Pulse Levels 0.45V to 2.4V ≤5 ns ## AC Waveforms (Notes 5, 6 and 8) TL/D/11012-3 Note 1: This parameter is only sampled and is not 100% tested. Note 2: $\overline{\text{OE}}$ may be delayed up to $t_{ACC}-t_{OE}$ after the falling edge of $\overline{\text{CE}}$ without impacting $t_{ACC}$ . Note 3: The $t_{DF}$ and $t_{CF}$ compare level is determined as follows: High to TRI-STATE, the measured $V_{OH1}$ (DC) - 0.10V; Low to TRI-STATE, the measured $V_{OL1}$ (DC) + 0.10V. Note 4: TRI-STATE may be attained using OE or CE. Note 5: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. Note 6: The outputs must be restricted to $V_{CC}\,\,^+\,\,$ 1.0V to avoid latch-up and device damage. Note 7: 1 TTL Gate: $I_{OL}=1.6$ mA, $I_{OH}=-400$ $\mu A$ . $C_L$ : 100 pF includes fixture capacitance. Note 8: V<sub>PP</sub> may be connected to V<sub>CC</sub> except during programming. ## Programming Characteristics (Notes 1, 2, 3 and 4) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | |------------------|------------------------------------------------------------|----------------------------------------------|------|-------|------|-------|--| | tas | Address Setup Time | | 1 | | | μs | | | toes | OE Setup Time | | 1 | | | μs | | | t <sub>DS</sub> | Data Setup Time | - | 1 | | | μs | | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | | 1 | | | μs | | | tvcs | V <sub>CC</sub> Setup Time | | 1 | | | μs | | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | | | t <sub>DH</sub> | Data Hold Time | | 1 | | | μs | | | t <sub>DF</sub> | Output Enable to Output Float Delay | | 0 | | 60 | ns | | | tpw | Program Pulse Width | | 95 | 100 | 105 | μs | | | toE | Data Valid from OE | ŌĒ = V <sub>IL</sub> | | | 100 | ns | | | lpp | V <sub>PP</sub> Supply Current<br>during Programming Pulse | CE = V <sub>IL</sub><br>OE = V <sub>IH</sub> | | | 30 | mA | | | lcc | V <sub>CC</sub> Supply Current | | | | 10 | mA | | | TA | Temperature Ambient | | 20 | 25 | 30 | °C | | | Vcc | Power Supply Voltage | | 6.0 | 6.25 | 6.5 | V | | | V <sub>PP</sub> | Programming Supply Voltage | | 12.5 | 12.75 | 13.0 | V | | | t <sub>FR</sub> | Input Rise, Fall Time | | 5 | | | ns | | | V <sub>IL</sub> | Input Low Voltage | | | 0.0 | 0.45 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.4 | 4.0 | | V | | | t <sub>IN</sub> | Input Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | | | t <sub>OUT</sub> | Output Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | | ## **Programming Waveforms** TL/D/11012-4 Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>. Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device. Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings. TL/D/11012-5 # Fast Programming Algorithm Flow Chart (Note 1) (Same as NMC27C256B) FIGURE 1 Note 1: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings. ## **Functional Description** #### **DEVICE OPERATION** The seven modes of operation of the NMC87C257 are listed in Table I. It should be noted that all inputs for the seven modes are at TTL levels. The power supplies required are $V_{CC}$ and $V_{PP}$ . The $V_{PP}$ power supply must be at 12.75V during the three programming modes, and must be at 5V in the other modes. The $V_{CC}$ power supply must be at 6.25V during the three programming modes, and at 5V in the other modes. #### **Read Mode** The NMC87C257 has a chip enable (CE) and an output enable (OE), both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (t<sub>ACC</sub>), is equal to the delay from $\overline{\text{CE}}$ to output (t<sub>CE</sub>). Data is available at the outputs toe after the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE}}$ has been low and addresses have been stable for at least t<sub>ACC</sub> — t<sub>OE</sub>. The sense amps are clocked for fast access time. $V_{\rm CC}$ should therefore be maintained at operating voltage during read and verify. If $V_{\rm CC}$ temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data. #### **Address Latch Operation** The NMC87C257 has an Address Latch Enable (ALE) pin which latches the address inputs on a negative transition. Addresses must be stable for the address setup time $(t_{AL})$ before the ALE transition, and they must hold for the address hold time $(t_{LA})$ after the transition. After the hold time has transpired the address drive can be removed from the address input pins and the bus can be used for other signals. The ALE pin is a feed-through latch and the part will operate as a normal unlatched device when the ALE pin is held high. An important application for the NMC87C257 is memory in an address/data multiplexed microprocessor system. In an 8 bit system the low order memory address pins, A0–A7, can be tied to the respective memory output pins, O0–O7 and run on an 8-bit bus to the AD0–AD7 pins of the microprocessor. This reduces the bus width and it can be done without adding an address latch interface device. In this application the Output Enable ( $\overline{\text{OE}}$ ) pin should be held high until after the address hold time ( $t_{LA}$ ) has transpired, to avoid bus contention. #### Standby Mode The NMC87C257 has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC87C257 is placed in the standby mode by applying a CMOS high signal to the $\overline{\text{CE}}$ input and a CMOS low signal to the ALE input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. #### **Output OR-Tying** Because NMC87C257s are usually used in larger memory arrays, National has provided a 3-line control function that accommodates this use of multiple memory connections. The 3-line control function allows for: - a. the lowest possible memory power dissipation, and - complete assurance that output bus contention will not occur. To most efficiently use these control lines, it is recommended that $\overline{CE}$ and ALE be decoded and used as the primary device selecting functions while $\overline{OE}$ be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device. #### **Programming** CAUTION: Exceeding 14V on pin 1 (Vpp) will damage the NMC87C257. Initially, and after each erasure, all bits of the NMC87C257 are in the "1" state. Data is introduced by selectively programmings "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by untraviolet light erasure. The NMC87C257 is in the programming mode when the Vpp power supply is at 12.75V and $\overline{OE}$ is at V<sub>IH</sub>. It is required that at least a 0.1 $\mu\text{F}$ capacitor be placed across Vpp, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. When the address and data are stable, an active low, TTL program pulse is applied to the $\overline{\text{CE}}$ input. A program pulse must be applied at each address location to be programmed. The NMC87C257 is programmed with the Fast Programming Algorithm shown in *Figure 1*. Each Address is programmed with a series of 100 $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100 $\mu$ s pulse. The NMC87C257 must not be programmed with a DC signal applied to the $\overline{\text{CE}}$ input. ### Functional Description (Continued) TABLE I. Mode Selection | Pins<br>Mode | CE<br>(20) | ŌĒ<br>(22) | V <sub>PP</sub> /ALE<br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13, 15–19) | |-----------------|-----------------|-----------------|-----------------------------|-------------------------|---------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 5V | D <sub>OUT</sub> | | Latched | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | 5V | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Don't Care | V <sub>IL</sub> | 5V | Hi-Z | | Output Disable | Don't Care | V <sub>IH</sub> | V <sub>IH</sub> | 5V | Hi-Z | | Program | V <sub>IL</sub> | V <sub>IH</sub> | 12.75V | 6.25V | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | V <sub>IL</sub> | 12.75V | 6.25V | D <sub>OUT</sub> | | Program Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | 12.75V | 6.25V | Hi-Z | Programming multiple NMC87C257s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC87C257 may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{\text{CE}}$ input programs the paralleled NMC87C257. #### **Program Inhibit** Programming multiple NMC87C257s in parallel with different data is also easily accomplished. Except $\overline{CE}$ , all like inputs (including $\overline{OE}$ ) of the parallel NMC87C257s may be common. A TTL low level program pulse applied to an NMC87C257 $\overline{CE}$ input with $V_{PP}$ at 12.75V will program that NMC87C257. A TTL high level $\overline{CE}$ input inhibits the other NMC87C257 from being programmed. #### **Program Verify** A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with $V_{PP}$ at 12.75V. $V_{PP}$ must be at $V_{CC}$ except during programming and program verify. #### Manufacturer's Identification Code The NMC87C257 has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code. The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and the device type. The code for NMC87C257 is "8F04", where "8F" designates that it is made by National Semiconductor, and "04" designates a 256K part. The code is accessed by applying 12.0V $\pm$ 0.5V to address pin A9. Addresses A1–A8, A10–A14, and all control pins are held at V<sub>IL</sub> and V<sub>PP</sub>/ALE is held at V<sub>IH</sub>. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at V<sub>IH</sub> for the device code. The code is read on the eight data pins, O0–O7. Proper code access is only guaranteed at 25°C $\pm$ 5°C. #### **ERASURE CHARACTERISTICS** The erasure characteristics of the NMC87C257 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. After programming, opaque labels should be placed over the NMC87C257 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. The recommended erasure procedure for the NMC87C257 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity × exposure time) for erasure should be a minimum of 15 W-sec/cm². The NMC87C257 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC87C257 erasure time for various light intensities. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. #### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between VCC and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. # Functional Description (Continued) ### TABLE II. Manufacturer's Identification Code | Pins | A0<br>(10) | O7<br>(19) | O6<br>(18) | O5<br>(17) | O4<br>(16) | O3<br>(15) | O2<br>(13) | O1<br>(12) | O0<br>(11) | Hex<br>Data | |-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------| | Manufacturer Code | V <sub>IL</sub> | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 8F | | Device Code | V <sub>IH</sub> | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | ### **TABLE III. Minimum NMC87C257 Erasure Time** | Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) | |---------------------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 25 | | 5,000 | 50 |