J PACKAGE SGMS019D - SEPTEMBER 1987 - REVISED OCTOBER 1997 - Organization ... 65 536 by 8 Bits - High-Reliability MIL-PRF-38535 Processing - Single 5-V Power Supply - Pin-Compatible With Existing 512K Read-Only Memories (ROMs) and Electrically Programmable Read-Only Memories (EPROMs) - All Inputs/Outputs Fully TTL-Compatible - Max Access/Min Cycle Times '27C512-15 150 ns '27C512-20 200 ns '27C512-25 250 ns '27C512-30 300 ns - Power-Saving CMOS Technology - Very High-Speed SNAP! Pulse Programming - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Lines - Low Power Dissipation (CMOS Input Levels) - Active . . . 193 mW (Max) - Standby . . . 1.7 mW (Max) - Military Operating Case Temperature Range 55°C to 125°C #### (TOP VIEW) 28 V<sub>CC</sub> A15 27 🛮 A14 A12 2 26 A13 A7 25 A8 A6L A5[ 5 24 ∏ A9 23 A11 A4[ 6 A3[ 22 G/V<sub>PP</sub> 7 21 A10 A2[ 8 20 E A1 9 ΑОП 10 19 DQ7 DQ0 11 18∏ DQ6 DQ1 12 17 DQ5 DQ2 13 16∏ DQ4 | PIN NOMENCLATURE | | | | | | | |-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A0-A15<br>DQ0-DQ7<br>E<br>GND<br>G/VPP<br>VCC | Address Inputs Inputs (programming)/Outputs Chip Enable/Power Down Ground Output Enable/13-V Programming 5-V Power Supply | | | | | | 15 DO3 #### description The SMJ27C512 is a set of 65536 by 8-bit (524 288-bit), ultraviolet (UV) light erasable, electrically programmable read-only memories. These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54 TTL circuits without the use of external pullup resistors. Each output can drive one Series 54 TTL circuit without external resistors. The data outputs are 3-state for connecting multiple devices to a common bus. The SMJ27C512 is pin-compatible with existing 28-pin 512K ROMs and EPROMs. It is offered in a 600-mil dual-in-line ceramic package (J suffix) rated for operation from - 55°C to 125°C, the operating case temperature range ( $T_C$ ). Because this EPROM operates from a single 5-V supply (in the read mode), it is ideal for use in microprocessor-based systems. One other supply (13 V) is needed for programming. All programming signals are TTL level. This device is programmable by the SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a $V_{PP}$ of 13 V and a $V_{CC}$ of 6.5 V for a nominal programming time of seven seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### operation The seven modes of operation for the SMJ27C512 are listed in Table 1. The read mode requires a single 5-V supply. All inputs are TTL level except for V<sub>PP</sub> during programming (13 V for SNAP! Pulse) and 12 V on A9 for signature mode. Table 1. Operation Modes | FUNCTION | MODET | | | | | | | | | | | |---------------------------|-----------------|-------------------|-----------------|------------------|----------|--------------------|---------------------------------|-----------------|--|--|--| | (PINS) | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNA<br>MO | | | | | | Ē<br>(20) | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | | | | | | G/V <sub>PP</sub><br>(22) | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>P</sub> P | $V_{IL}$ | VPP | V <sub>IL</sub> | | | | | | V <sub>CC</sub> (28) | VCC | VCC | vcc | v <sub>CC</sub> | vcc | v <sub>CC</sub> | Vcc | | | | | | A9<br>(24) | Х | х | Х | Х | Х | Х | V <sub>ID</sub> | V <sub>ID</sub> | | | | | A0<br>(10) | Х | х | Х | Х | Х | Х | V <sub>IL</sub> V <sub>IH</sub> | | | | | | DO0 DO7 | | | | | | | CODE | | | | | | DQ0-DQ7<br>(11-13, 15-19) | Data Out | ut Hi-Z | Hi-Z | Data In | Data Out | Hi-Z | MFG | DEVICE | | | | | (11 12, 10 10) | | | | | | | 97h | 85h | | | | TX can be V<sub>II</sub> or V<sub>IH</sub> #### read/output disable When the outputs of two or more SMJ27C512s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of the selected SMJ27C512, a low-level signal is applied to $\overline{E}$ and $\overline{G}$ /V<sub>PP</sub>. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 through DQ7. #### latchup immunity Latchup immunity on the SMJ27C512 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the printed circuit board level when the EPROM is interfaced to industry-standard TTL or MOS logic devices. Input/output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 35 mA to 500 $\mu$ A (TTL-level inputs) or 300 $\mu$ A (CMOS-level inputs) by applying a high TTL / CMOS signal to the $\overline{E}$ pin. In this mode, all outputs are in the high-impedance state. #### erasure Before programming, the SMJ27C512 is erased by exposing the chip through the transparent lid to a high-intensity ultraviolet (UV) light (wavelength 2537 Å). EPROM erasure before programming is necessary to assure that all bits are in the logic-high state. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity × exposure time) is 15 W•s/cm². A typical 12-mW/cm², filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure; therefore, when using the SMJ27C512, the window should be covered with an opaque label. #### **SNAP!** Pulse programming The SMJ27C512 is programmed using the SNAP! Pulse programming algorithm as illustrated by the flowchart in Figure 1. This algorithm programs the device in a nominal time of seven seconds. Actual programming time varies as a function of the programmer used. Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable, $\overline{E}$ is pulsed. The SNAP! Pulse programming algorithm uses initial pulses of 100 $\mu$ s followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to ten 100- $\mu$ s pulses per byte are provided before a failure is recognized. The programming mode is achieved with $\overline{G}/V_{PP}=13$ V, $V_{CC}=6.5$ V, and $\overline{E}=V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC}=5$ V, $\overline{G}/V_{PP}=V_{IL}$ , and $\overline{E}=V_{IL}$ . #### program inhibit Programming can be inhibited by maintaining a high-level input on $\overline{\mathbb{E}}$ . #### program verify Programmed bits can be verified with $\overline{G}/V_{PP}$ and $\overline{E} = V_{II}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and device type. This mode is activated when A9 (terminal 24) is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0 (terminal 10); i.e., A0 = $V_{IL}$ accesses the manufacturer code, which is output on DQ0–DQ7; A0 = $V_{IL}$ accesses the device code, which is also output on DQ0–DQ7. All other addresses must be held at $V_{IL}$ . Each byte possesses odd parity on bit DQ7. The manufacturer code for these devices is 97h and the device code is 85h. Figure 1. SNAP! Pulse Programming Flowchart ### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### absolute maximum ratings over operating case temperature range (T<sub>C</sub>) (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.6 V to 7 V | |--------------------------------------------------------|------------------------------------------------------------------------| | Supply voltage range, VPP (see Note 1) | 0.6 V to 14 V | | Input voltage range (see Note 1): All inputs except A9 | 0.6 V to 6.5 V | | A9 | 0.6 V to 13.5 V | | Output voltage range (see Note 1) | $\dots \dots \dots \dots \dots -0.6 \text{ V to V}_{CC} + 1 \text{ V}$ | | Operating case temperature range, T <sub>C</sub> | –55°C to 125°C | | Storage temperature range, Teta | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. #### SMJ27C512 65536 BY 8-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS019D - SEPTEMBER 1987 - REVISED OCTOBER 1997 #### recommended operating conditions | | | | | MIN | NOM | MAX | UNIT | |--------------------------|----------------------------------------|-------------------------|-------|----------------------|-------|--------------------|------| | V <sub>CC</sub> Supply v | Supply valtage (see Note 2) | Read mode | | 4.5 | 5 | 5.5 | ٧ | | | Supply voltage (see Note 2) | SNAP! Pulse programming | | 6.25 | 6.5 | 6.75 | ٧ | | G/V <sub>PP</sub> | Supply voltage (see Note 3) | SNAP! Pulse progr | 12.75 | 13 | 13.25 | ٧ | | | $V_{\text{ID}}$ | Voltage level on A9 for signature mode | | | 11.5 | | 12.5 | ٧ | | V | High-level input voltage | | TTL | 2 | | V <sub>CC</sub> +1 | ٧ | | V <sub>IH</sub> | riigir-ieveriiiput voltage | | CMOS | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +1 | ٧ | | Vii | Low-level input voltage | | TTL | -0.5 | | 0.8 | ٧ | | V <sub>IL</sub> | CMOS | | CMOS | -0.5 | | 0.2 | ٧ | | TC | Operating case temperature | | | <b>–</b> 55 | | 125 | ů | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as $\overline{G}/V_{PP}$ and removed after or at the same time as $\overline{G}/V_{PP}$ . The device must not be inserted into or removed from the board when $\overline{G}/V_{PP}$ or $V_{CC}$ is applied. #### electrical characteristics over recommended ranges of operating conditions | | PARAMETER | TEST CONDITIONS | MIN | түрт | MAX | UNIT | | |------------------|------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------|------|-----|------|----| | VOH | High-level ouput voltage | | I <sub>OH</sub> = -400 μA | 2.4 | | | ٧ | | V <sub>OL</sub> | Low-level ouput voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | ٧ | | II | Input current (leakage) | | V <sub>I</sub> = 0 V to 5.5 V | | | 10 | μΑ | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 V to V <sub>CC</sub> | | | 10 | μΑ | | IPP | G / Vpp supply current (during program pulse)‡ | | G/V <sub>PP</sub> = 13 V | | 35 | 70 | mΑ | | 1 | V = = quanty querent (standby) | TTL-input level | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IH}$ | | | 500 | μΑ | | ICC1 | V <sub>CC</sub> supply current (standby) | CMOS-input level | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{CC}$ | | | 325 | μΑ | | I <sub>CC2</sub> | V <sub>CC</sub> supply current (active) | | $V_{CC} = 5.5 \text{ V}, \qquad \overline{E} = V_{ L},$ $t_{cycle} = \text{minimum cycle time},$ Outputs open | | 35 | 50 | mA | <sup>†</sup> Typical values are at $T_C = 25^{\circ}C$ and nominal voltages. ## capacitance over recommended ranges of supply voltage and operating case temperature, f = 1 MHz§ | | PARAMETER | TEST CONDITIONS | MIN TYPT MAX | UNIT | |---------------------------------|-------------------------|---------------------------------|--------------|------| | Ci | Input capacitance | V <sub>I</sub> = 0 V | 6 | pF | | Co | Output capacitance | V <sub>O</sub> = 0 V | 10 | pF | | C <sub>G</sub> /V <sub>PP</sub> | G/Vpp input capacitance | <u>G</u> /V <sub>PP</sub> = 0 V | 20 | pF | <sup>†</sup> Typical values are at T<sub>C</sub> = 25°C and nominal voltages. <sup>3.</sup> G/Vpp can be connected to Vcc directly (except in the program mode). Vcc supply current in this case is Icc + Ipp. <sup>‡</sup>This parameter has been characterized at 25°C and is not production tested. <sup>§</sup> Capacitance measurements are made on a sample basis only. ## switching characteristics over recommended ranges of supply voltage and operating case temperature | | PARAMETER | TEST CONDITIONS<br>(SEE NOTES 4 AND 5) | ONDITIONS '27C512-15 | | '27C512-20 | | '27C512-25 | | '27C512-30 | | UNIT | |-------------------|--------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|-----|------------|-----|------------|-----|------------|-----|------| | | PARAMETER | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> a(A) | Access time from address | See Figure 2 | | 150 | | 200 | | 250 | | 300 | ns | | t <sub>a(E)</sub> | Access time from E | | | 150 | | 200 | | 250 | | 300 | ns | | ten(G) | Output enable time from G / Vpp | | | 70 | | 75 | | 100 | | 120 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}/Vpp$ or $\overline{E}$ , whichever occurs first $\dagger$ | | 0 | 50 | 0 | 60 | 0 | 60 | 0 | 105 | ns | | t <sub>v(A)</sub> | Output data valid time after change of address, E, or G, whichever occurs first | | 0 | | 0 | | 0 | | 0 | | ns | <sup>†</sup> Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested. NOTES: 4. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (see Figure 2). 5. Common test conditions apply for t<sub>dis</sub> except during programming. # recommended timing requirements for programming: V<sub>CC</sub> = 6.5 V and $\overline{G}$ /V<sub>PP</sub> = 13 V (SNAP! Pulse), T<sub>C</sub> = 25°C (see Figure 2) | | | MIN | NOM | MAX | UNIT | |----------------------|---------------------------------|-----|-----|-----|------| | <sup>†</sup> dis(E) | Output disable time from E | 0 | | 130 | ns | | t <sub>h(A)</sub> | Hold time, address | 0 | | | μs | | <sup>†</sup> h(D) | Hold time, data | 2 | | | μs | | t <sub>h(VPP)</sub> | Hold time, G/Vpp | 2 | | | μs | | tw(IPGM) | Pulse duration, initial program | 95 | 100 | 105 | μs | | t <sub>rec(PG)</sub> | Recovery time, G/Vpp | 2 | | | μs | | t <sub>su(A)</sub> | Setup time, address | 2 | | | μs | | t <sub>su(D)</sub> | Setup time, data | 2 | | | μs | | t <sub>su(VPP)</sub> | Setup time, G/Vpp | 2 | | | μs | | t <sub>su(VCC)</sub> | Setup time, V <sub>CC</sub> | 2 | | | μs | | t <sub>V</sub> (ELD) | Data valid from E low | | | 1 | μs | | t <sub>r(PG)</sub> | G/V <sub>PP</sub> rise time | 50 | | · | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and fixture capacitance. B. The ac testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 2. Load Circuit and Voltage Waveforms Figure 3. Read-Cycle Timing #### PARAMETER MEASUREMENT INFORMATION $\dagger \overline{G}/V_{PP}$ = 13 V and $V_{CC}$ = 6.5 V for SNAP! Pulse programming. Figure 4. Program-Cycle Timing (SNAP! Pulse Programming) #### **MECHANICAL DATA** #### J (R-CDIP-T\*\*) #### **CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE** #### 24 PIN SHOWN NOTES: C. All linear dimensions are in inches (millimeters). - D. This drawing is subject to change without notice. - E. This package can be hermetically sealed with a ceramic lid using glass frit. - F. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright @ 1998, Texas Instruments Incorporated