- 16,384 X 8 Organization - Single +5-V Power Supply - Pin Compatible with TMS2764 EPROM - All Inputs and Outputs Are TTL Compatible - Max Access/Min Cycle Time: | TMS27128-25 | 250 ns | |-------------|--------| | TMS27128-30 | 300 ns | | TMS27128-45 | 450 ns | - **Low Active Current** 100 mA (Maximum) - JEDEC Approved Pinout - Fast Programming Algorithm The TMS27128 is an ultraviolet light-erasable, electrically programmable read-only memory. It has 131,072 bits organized as 16,384 words of 8-bit length. The TMS27128 only requires a single 5-volt power supply. The TMS27128-25 provides an access time of 250 ns, which is compatible with high-speed microprocessors. | I INOL I I | JL PACKAGE | |---------------|-------------| | (TOP) | VIEW) | | VPP [] T | √ <u>CC</u> | | A12 | 27 PGM | | A7 🗖 3 | 26 A13 | | A6 <b>□</b> 4 | 25 🗍 A8 | | A5 <b>□</b> 5 | 24 🗍 A9 | | A4 <b>□</b> 6 | 23 🔲 A11 | | A3 🗖 7 | 22 🗖 Ğ | | A2 | 21 🗖 A10 | | A1 🗖 9 | 20 🗍 Ē | | A0 🗖 10 | 19 🗖 Q8 | | a1 🗖 1 1 | 18 🛮 0.7 | | 02 🗖 12 | 17 🗖 🛛 🛚 | | 03 🛮 13 | 16 🗋 0.5 | | GND 14 | 15 04 | | PI | N NOMENCLATURE | | | | | |------------|------------------------|--|--|--|--| | A0-A13 | Addresses | | | | | | Ē | Chip Enable/Power Down | | | | | | Ğ | G Output Enable | | | | | | GND Ground | | | | | | | PGM | Program | | | | | | Q1-Q8 | Outputs | | | | | | Vcc | +5-V Power Supply | | | | | | VPP | +21-V Power Supply | | | | | The TMS27128 provides two output control lines: Output Enable (G) and Chip Enable/Power Down (E). This feature allows the $\overline{G}$ control line to eliminate bus contention in microprocessor systems. The TMS27128 has a standby mode that reduces the maximum power dissipation from 525 mW to 210 mW when the device is placed on standby. This EPROM is supplied in a 28-pin dual-in-line ceramic package (JL suffix). It is pin compatible with the TMS2764 EPROM and is designed for operation from 0°C to 70°C. ### operation The six modes of operation for the TMs27128 are listed in the following table. | | | | MC | DE | | | |----------------------------------|-----------------|-------------------|-------------------------|---------------------|-------------------------|------------------------| | FUNCTION (PINS) | Read | Output<br>Disable | Power Down<br>(Standby) | Fast<br>Programming | Program<br>Verification | Inhibit<br>Programming | | Ē (20) | V <sub>IL</sub> | х | ViH | VIL | V <sub>IL</sub> | ∨ін | | G<br>(22) | VIL | VIH | х | VIН | VIL | × | | PGM<br>(27) | VIH | ViH | х | VIL | VIH | × | | V <sub>PP</sub> (1) | Vcc | Vcc | Vcc | V <sub>PP</sub> | V <sub>PP</sub> | х | | V <sub>CC</sub> (28) | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | | Q1-Q8<br>(11 to 13,<br>15 to 19) | a | HI-Z | HI-Z | D | Q | HI-Z | X = VIL or VIH PRODUCT PREVIEW development. Texas instruments reserves the right to change or discontinue this product without notice. Copyright © 1983 by Texas Instruments Incorporated 6 **EPROM Devices** #### read The dual control pins $(\overline{E} \text{ and } \overline{G})$ must have low-level TTL signals in order to provide data at the outputs. Chip enable $(\overline{E})$ should be used for device selection. Output enable $(\overline{G})$ should be used to gate data to the output pins. #### power down The power-down mode reduces the maximum active current from 100 mA to 40 mA. A TTL high-level signal applied to $\overline{E}$ selects the power-down mode. In this mode, the outputs assume a high-impedance state, independent of $\overline{G}$ . ### erasure Before programming, the TMS27128 is erased by exposing the chip to shortwave ultraviolet light that has a wavelength of 253.7 nanometers (2537 angstroms). The recommended minimum exposure dose (UV intensity × exposure time) is fifteen watt-seconds per square centimeter. A typical 12 mW/cm² UV lamp will erase the device in approximately 20 minutes. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are at a high level. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27128, the window should be covered with an opaque label. #### fast programming Note that the application of a voltage in excess of 22 V to Vpp may damage the TMS27128. After erasure, logic "0's" are programmed into the desired locations. Programming consists of the following sequence of events. With the level on Vpp equal to 21 V and $\bar{E}$ at TTL low, data to be programmed is applied in parallel to output pins Q8-Q1. The location to be programmed is addressed. Once data and addresses are stable, a TTL low-level pulse is applied to $\overline{PGM}$ . Programming pulses must be applied at each location that is to be programmed. Locations may be programmed in any order. Programming uses two types of programming pulse: Prime and Final. The length of the Prime pulse is 1 millisecond; this pulse is applied X times. After each application the byte being programmed is verified. If the correct data is read, the Final programming pulse is then applied, if correct data is not read, a further 1 millisecond programming pulse is applied up to a maximum X of 15. The Final programming pulse is 4X milliseconds long. This sequence of programming pulses and byte verification is done at $V_{CC} = 6.0 \text{ V}$ and $V_{PP} = 21.0 \text{ V}$ . When the full fast programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V}$ . A flowchart of the fast programming routine is shown in Figure 1. ### multiple device programming Several TMS27128's can be programmed simultaneously by connecting them in parallel and following the programming sequence previously described. ### program inhibit The program inhibit is useful when programming multiple TMS27128's connected in parallel with different data. Program inhibit can be implemented by applying a high-level signal to $\overline{E}$ or $\overline{PGM}$ of the device that is not to be programmed. FIGURE 1 - FAST PROGRAMMING FLOWCHART **EPROM Devices** EPROM 16384 X 8 ## <sup>†</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, VCC | 0.014. 7.14 | |--------------------------------------|----------------| | | ~0.6 V to / V | | Supply voltage, Vpp | -0.6 V to 22 V | | All input voltage | -0.6 V to 7 V | | Output voltage | -0.6 V to 7 V | | Operating free-air temperature range | . 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>\$</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | PARAMETER | | TMS27128 | | | | | |-------------------------------------------|------|----------|--------------------|------|--|--| | | MIN | NOM | MAX | UNIT | | | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | | | Supply voltage, Vpp | | Vcc | | V | | | | High-level input voltage, VIH | 2 | | V <sub>CC</sub> +1 | - | | | | Low-level input voltage, VIL (see Note 1) | -0.1 | | 0.8 | V | | | | Operating free-air temperature, TA | 0 | | 70 | °C | | | NOTE 1: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # 131,072-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY # electrical characteristics over full ranges of recommended operating conditions | | | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |--------------|------------------------------------------|----------------------------------------|-----|------|------|------| | | PARAMETER | | 2.4 | | | V | | Vон | High-level output voltage | I <sub>OH</sub> = -400 μA | | | 0.45 | V | | Vol | Low-level output voltage | I <sub>OL</sub> = 2.1 mA | | | ± 10 | μA | | - OL _ | Input current (leakage) | $V_1 = 0 \text{ V to } 5.25 \text{ V}$ | | | ± 10 | | | <del>!</del> | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.25 V | | | | μA | | 10 | Vpp supply current (read) | V <sub>PP</sub> = 5.25 V | | | 5 | mA | | IPP1 | | E and PGM at VIL | - | | 50 | mA_ | | IPP2 | Vpp supply current (program) | Ē at VIH | | | 40 | mA | | lcc1 | V <sub>CC</sub> supply current (standby) | | | | 100 | mA | | ICC2 | VCC supply current (active) | E and G at VIL | | | | | <sup>†</sup> Typical values are at $T_A = 25$ °C and nominal voltages. # capacitance over recommended supply voltage range and operating free-air temperature range, $f=1\,\text{MHz}$ | 04p-1 | | | | | | |----------------------------------|----------------------|--------------------------------------------------|-----|-----|------| | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | PARAMETER | V <sub>I</sub> = 0 V | | 4 | 6 | pF | | C <sub>i</sub> Input capacitance | <u> </u> | <del> </del> | 8 | 12 | pF | | Co Output capacitance | V <sub>O</sub> = 0 V | L.— | | | | $<sup>^{\</sup>uparrow}$ Typical values are at T $_{A}~=~25\,^{\circ}\text{C}$ and nominal voltages. # switching characteristics over recommended supply voltage range and operating free-air temperature range, C<sub>L</sub> = 100 pF, 1 Series 74 TTL load (see note 2 and figure 2) | | | TMS27 | 128-25 | TMS27 | 128-30 | TMS27 | 128-45 | UNIT | |---------------------|-------------------------------------------------|-------|--------|--------------------------------------------------|--------|--------------------------------------------------|--------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | 0 | | | | | 250 | | 300 | | 450 | ns | | a(A) | Access time from address | | 250 | | 300 | | 450 | ns | | a(E) | Access time from E | | 100 | | 120 | <del> </del> | 150 | ns | | en(G) | Output enable time from G | | | <del> </del> | 105 | 0 | 130 | ns | | lis(G) <sup>‡</sup> | Output disable time from G | | 60 | <del> </del> | 100 | — <u> </u> | | | | 11510/ | Output data valid time after change of address, | 1 0 | | 0 | | 0 | | ns | | v(A) | E, or G, whichever occurs first | | | ــــــــــــــــــــــــــــــــــــــ | | | | | NOTE 2: For switching characteristics and timing measurements, input timing reference levels are 0.8 V and 2 V; output timing reference levels are 0.8 V ## recommended conditions for fast programming routine, $T_A = 25\,^{\circ}\text{C}$ (see note 2 and fast programming cycle timing diagram) | | | MIN | NOM | MAX | UNIT | |-----------------------|-------------------------------------------------|----------------|-----|------|--------------| | | PARAMETER | 5.75 | 6 | 6.25 | ٧ | | Vcc | Supply voltage (see Note 3) | 20.5 | 21 | 21.5 | V | | Vpp | Supply voltage (see Note 4) | 0.95 | 1 | 1.05 | ms | | tw(IPGM) | PGM initial program pulse duration (see Note 5) | 3.8 | | 63 | ms | | tw(FPGM) | PGM final pulse duration (see Note 6) | 3.8 | | | μS | | t <sub>su(A)</sub> | Address setup time | | | | μS | | t <sub>su(D)</sub> | Data setup time | $+\frac{2}{2}$ | | | μS | | t <sub>su(VPP)</sub> | Vpp setup time | | | | μS | | t <sub>su</sub> (VCC) | V <sub>CC</sub> setup time | | | | μя | | th(A) | Address hold time | | | | μ5 | | th(D) | Data hold time | $+\frac{2}{2}$ | | | μ5 | | t <sub>su(E)</sub> | E setup time | | | | μ: | | t <sub>su(G)</sub> | G setup time | | | | <del>-</del> | <sup>†</sup> Value calculated from 0.5 volt delta to measured output level; tdis(G) is specified from G or E, whichever occurs first. Refer to read cycle timing diagram. ## 131,072-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY # fast programming characteristics, $T_A = 25\,^{\circ}\text{C}$ (see note 2 and fast programming cycle timing diagram) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|-----------------------------------------|-------------------------|-----|-----|-----|------| | tdis(G)FP | Output disable time from G (see Note 7) | C <sub>L</sub> = 100 pF | 0 | | 130 | | | ten(G)FP | Output enable time from G | 1 Series 74 TTL load | | | 150 | ns | NOTES: 2. For all switching characteristics and timing measurements, input timing reference levels are 0.8 V and 2 V; output timing reference levels are 0.8 V and 2 V. - 3. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - When programming the TMS27128, connect a 0.1 μF capacitor between Vpp and GND to suppress spurious voltage transients which may damage the device. - 5. The initial program pulse duration tolerance is 1 ms $\pm$ 5%. - 6. The length of the Final pulse will vary from 3.8 ms to 63 ms depending on the number of Initial pulse applications (X). - 7. This parameter is only sampled and is not 100% tested. ## PARAMETER MEASUREMENT INFORMATION NOTE: $t_{\rm f} \le 20~{\rm ns}$ and $t_{\rm f} \le 20~{\rm ns}$ . FIGURE 2 - TYPICAL OUTPUT LOAD CIRCUIT # read cycle tir **EPROM Devices** read cycle timing ## fast program cycle timing Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible.